Chip back potential is the level which bulk silicon is maintained by on-chip connection, or it is the level to which the chip back must be connected when specifically stated below. If no potential is given the chip back should be isolated.

**PAD FUNCTION:**

1. **DIN 1**
2. **DOUT 1 +**
3. **DOUT 1 –**
4. **EN**
5. **DOUT 2 –**
6. **DOUT 2 +**
7. **DIN 2**
8. **GND**
9. **GND**
10. **DIN 3**
11. **DOUT 3 +**
12. **DOUT 3 –**
13. **EN +**
14. **DOUT 4 –**
15. **DOUT 4 +**
16. **DIN 4**
17. **VCC**
18. **VCC**

**.067”**

**.079”**

 **2 1 18 17 16**

**15**

**14**

**13**

**12**

**3**

**4**

**5**

**6**

 **7 8 9 10 11**

**DS90C031C**

**MASK**

**REF**

**Top Material: Al**

 **Backside Material: Si**

**Bond Pad Size: .0036” X .0036”**

**Backside Potential: FLOATING**

**Mask Ref: DS90C031 C**

**APPROVED BY: DK DIE SIZE .067” X .079” DATE: 8/1/16**

**MFG: NATIONAL THICKNESS .016” P/N: DS90C031C**

**DG 10.1.2**

#### Rev B, 7/1